毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精

嵌入式培訓

嵌入式Linux就業(yè)班馬上開課了 詳情點擊這兒

集成電路設(shè)計中心企業(yè)

 
上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:0755-61280252
南京報名熱線:4008699035
武漢報名熱線:027-50767718
成都報名熱線:028-68802075
廣州報名熱線:
40086990359
西安報名熱線:4008699035
曙海研發(fā)與生產(chǎn)請參見網(wǎng)址:
www.shanghai66.cn
全英文授課課程(Training in English)
  首 頁  手機閱讀模式  課程介紹   培訓報名  企業(yè)培訓   付款方式   講師介紹   學員評價  關(guān)于我們   聯(lián)系我們   承接項目 開發(fā)板商城 
芯片IC設(shè)計/大規(guī)模集成電路VLSI
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
點擊這里給我發(fā)消息  
QQ客服一
點擊這里給我發(fā)消息  
QQ客服二
點擊這里給我發(fā)消息
QQ客服三
公益培訓通知與資料下載
企業(yè)招聘與人才推薦(免費)

合作企業(yè)新人才需求公告

◆招人、應(yīng)聘、人才合作,
請把需求發(fā)到officeoffice@126.com或
訪問曙海旗下網(wǎng)站---
電子人才網(wǎng)
www.morning-sea.com.cn
合作伙伴與授權(quán)機構(gòu)
現(xiàn)代化的多媒體教室
曙海招聘啟示
曙海動態(tài)
郵件列表
 
 
  RTL Synthesis(Design Synthesis)培訓
   班級規(guī)模及環(huán)境
       為了保證培訓效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈
近開課時間(周末班/連續(xù)班/晚班)
RTL Synthesis(Design Synthesis)培訓:2014年08月31日
   學時
     ◆課時: 共6天,36學時

        ◆外地學員:代理安排食宿(需提前預定) ☆注重質(zhì)量 ☆邊講邊練

        ☆合格學員免費推薦工作
        ★實驗設(shè)備請點擊這兒查看★
   新優(yōu)惠
       ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學生憑學生證,即使一個人也優(yōu)惠500元。
   質(zhì)量保障

        1、培訓過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結(jié)束后免費提供一個月的技術(shù)支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業(yè)機會。

  RTL Synthesis(Design Synthesis)培訓
培訓方式以講課和實驗穿插進行

課程描述:

第一階段 Design Compiler 1

Overview
This course covers the ASIC synthesis flow using Design Compiler Topographical / Graphical -- from reading in an RTL design (Verilog, SystemVerilog and VHDL) to generating a final gate-level netlist. You will learn how to read in your design file(s), specify your libraries and physical data, constrain a complex design for timing and floorplan, apply synthesis techniques using Ultra, compile to achieve timing closure and an acceptable congestion, analyze the synthesis results for timing and congestion, and generate output data that works with downstream layout tools.

You will verify the logic equivalence of synthesis transformations (such as Datapath optimizations and Register Retiming) to that of an RTL design using Formality. The course includes labs to reinforce and practice key topics discussed in lecture. All the covered commands and flows are printed separately in a 5-page Job Aid, which you can refer to back at work.

Objectives
At the end of this workshop the student should be able to:
  • Create a setup file to specify the libraries and physical data
  • Read in a hierarchical design
  • Constrain a complex design for timing, taking into account different environmental attributes such as output loading, input drive strength, process, voltage and temperature variations, as well as post-layout effects such as clock skew
  • Constrain multiple (generated) clocks considering Signal integrity analysis
  • Execute the recommended synthesis techniques to achieve timing closure
  • Analyze and Improve global route congestion
  • Perform test-ready synthesis
  • Verify the logic equivalence of a synthesized netlist compared to an RTL design
  • Write DC-Tcl scripts to constrain designs, and run synthesis
  • Generate and interpret timing, constraint, and other debugging reports
  • Understand the effect that RTL coding style can have on synthesis results
  • Generate output data (netlist, constraints, scan-def) that works with downstream physical design or layout tools

Course Outline

Unit 1
  • Introduction to Synthesis
  • Design and Technology Data
  • Design and Library Objects
  • Timing Constraints

Unit 2
  • Environmental Attributes
  • Synthesis Optimization Techniques
  • Timing Analysis

Unit 3
  • Additional Constraint Options
  • Multiple Clocks and Timing Exceptions
  • Congestion Analysis and Optimization
  • Post-Synthesis Output Data
  • Conclusion



第二階段 Design Compiler 2: Low Power

Overview
At the end of this one day, seminar based, workshop you will understand how to apply both traditional and UPF based power optimization techniques during RTL synthesis and scan insertion:

For single voltage designs, you will learn how to apply the 2 traditional power optimization techniques of clock gating and leakage power recovery, optimizing for dynamic power and leakage power respectively.

For multi-voltage or multi-supply designs, you will learn how to apply the IEEE 1801 UPF flow that uses a power intent specification which is applied to RTL designs. You will understand how to synthesize RTL designs for the required power intent and power-optimization requirements using top-down vs. hierarchical UPF methodologies. You will also learn how to insert scan chains to the synthesized netlist ensure that the gate level design does not have any multi-voltage violations, before writing out design data for Place and Route.

Objectives

At the end of this workshop the student should be able to:

  • Apply clock gating to a design at the RTL and gate level
  • Perform multi-stage, hierarchical, and power driven clock gating
  • Perform leakage optimization using multi Vt libraries
  • Restrict the usage of leaky cells
  • Specify power intent using UPF
  • Demonstrate flexible isolation strategy in UPF 2.0
  • Check for UPF readiness of library, reporting PG pins
  • State the purpose of SCMR attribute in library
  • Recognize tradeoff when using dual vs. single rail special cells
  • Correctly specify PVT requirements
  • State how the 6 special cells are synthesized
  • Describe supply net aware Always on Synthesis
  • Apply 2 key debugging commands in a UPF flow
  • Control voltage, power domain mixing when inserting scan chains
  • Allow/prevent the reuse of level shifters and isolation cells between scan and functional paths
  • Minimize toggle in functional logic during scan shifting
  • Validate SCANDEF information for place and route

Course Outline

  • Clock Gating
  • Leakage Power Optimization
  • Power Intent using IEEE 1801 UPF
  • Library Requirements
  • Synthesis with UPF
  • Power Aware DFT



第三階段 DFT Compiler

Overview
In this workshop you will learn to use DFT Compiler to perform RTL and gate-level DFT rule checks, fix DFT DRC rule violations, and to insert scan using top-down and bottom-up flows. The workshop explores essential techniques to support large, multi-million gate SOC designs including the bottom-up scan insertion flow in the logical (Design Compiler) domain. Techniques learned include: performing scan insertion in a top-down flow; meeting scan requirements for number of scan chains, maximum chain length and reusing functional pins for scan testing, inserting an On-Chip Clocking (OCC) controller for At-Speed testing using internal clocks; and using Adaptive Scan (DFTMAX) to insert additional DFT hardware to reduce the test time and the test data volume required for a given fault coverage.

Objectives
At the end of this workshop the student should be able to:
  • Create a test protocol for a design and customize the initialization sequence, if needed, to prepare for DFT DRC checks
  • Perform DFT DRC checks at the RTL, pre-DFT, and post-DFT stages
  • Recognize common design constructs that cause typical DFT violations
  • Automatically correct certain DFT violations at the gate level using AutoFix
  • Implement top-down scan insertion flow achieving well-balanced scan chains
  • Write a script to perform all the steps in the DFT flow, including exporting all the required files for ATPG and Place & Route
  • Develop a bottom-up scan insertion script for full gate-level designs to use Test Models at the top-level to improve capacity and runtime
  • Insert an On-Chip Clocking (OCC) controller to use for At-Speed testing with internal clocks
  • Modify a scan insertion script to include DFT-MAX Adaptive Scan compression

Course Outline

Unit 1
  • Introduction to Scan Testing
  • DFT Compiler Flows and Setup
  • Test Protocol
  • DFT Design Rule Checks

Unit 2
  • DFT DRC GUI Debug
  • DRC Fixing
  • Top-Down Scan Insertion
  • Exporting Files

Unit 3
  • High Capacity DFT Flows
  • On-Chip Clocking (OCC)
  • Multi-Mode DFT
  • DFT MAX

 
版權(quán)所有:曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2014
 
上海培訓基地

地址:上海市云屏路1399號26#新城金郡商務(wù)樓310。
(地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
郵編:201821
熱線:021-51875830 32300767
傳真:021-32300767
業(yè)務(wù)手機:15921673576/13918613812
E-mail:officeoffice@126.com
客服QQ: shuhaipeixun
北京培訓基地

地址:北京市昌平區(qū)沙河南街11號312室
(地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
熱線:010-51292078 57292751
傳真:010-51292078
業(yè)務(wù)手機:15701686205
E-mail:officeoffice@126.com
客服QQ:1243285887
深圳培訓基地

地址:深圳市環(huán)觀中路28號82#201室

熱線:0755-61280252
傳真:0755-61280252
業(yè)務(wù)手機:13640932289
郵編:518001
信箱:qianru2@51qianru.cn
客服QQ:2472106501
南京培訓基地

地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
(地鐵一號線邁皋橋站1號出口旁,近南京火車站)
熱線:4008699035
傳真:4008699035
郵編:210046
信箱:qianru3@51qianru.cn
客服QQ:1325341129
 
成都培訓基地

地址:四川省成都市高新區(qū)中和大道一段99號領(lǐng)館區(qū)1號1-3-2903 郵編:610031
熱線:028-68802075 業(yè)務(wù)手機:13540421960 傳真:028-68802075
客服QQ:1325341129 E-mail:qianru4@51qianru.cn
武漢培訓基地

地址:湖北省武漢市東湖高新技術(shù)開發(fā)區(qū)高新二路128號 佳源大廈一期A4-1-701 郵編:430022
熱線:027-50767718 業(yè)務(wù)手機:13657236279 傳真:027-50767718
客服微信:shuhaipeixun
E-mail:qianru5@51qianru.cn
廣州培訓基地

地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

熱線:40086990359
傳真:40086990359
郵編:510075
信箱:qianru6@51qianru.cn
西安培訓基地

地址:西安市高新區(qū)城南電子西街2號融僑紫薇2#402室

熱線:4008699035
業(yè)務(wù)手機:18392016509
傳真:4008699035
郵編:710054
信箱:qianru7@51qianru.cn
 
沈陽培訓基地

地址:遼寧省沈陽市東陵渾南新區(qū)沈營路六宅臻品29-11-9 郵編:110179
熱線:024-31298103 傳真:024-31298103
E-mail:qianru8@51qianru.cn
鄭州培訓基地

地址:鄭州市高新區(qū)雪松路錦華大廈6號1#802

熱線:0371-63710058
傳真:0371-63710058
郵編:450001
信箱:qianru9@51qianru.cn
石家莊培訓基地

地址:石家莊市高新區(qū)中山東路618號瑞景大廈2號1#802

熱線:0311-80953376
業(yè)務(wù)手機:13933071028
傳真:0311-80953376
郵編:050200
信箱:qianru10@51qianru.cn
 

雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機:15921673576/13918613812


備案號:滬ICP備08026168號

.(2014年7月11)...............................................................................................................................
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
精品一区二区国语对白| 亚洲高清免费在线| 久久精品欧美一区二区三区不卡| 国产精品网站在线观看| 天天爽夜夜爽夜夜爽精品视频| 精品伊人久久久久7777人| 色呦呦网站一区| 久久久午夜电影| 日韩主播视频在线| 国产传媒日韩欧美成人| 日韩女优av电影| 亚洲国产aⅴ成人精品无吗| 国产精品123| 亚洲色图都市小说| 国模娜娜一区二区三区| 欧美精品丝袜中出| 一区二区三区国产豹纹内裤在线| 久久99日本精品| 欧美成人video| 久久激情五月激情| 在线综合+亚洲+欧美中文字幕| 国产精品美女久久久久aⅴ国产馆| 青青草精品视频| 91在线云播放| 亚洲婷婷综合久久一本伊一区| 国产激情一区二区三区| 欧美mv和日韩mv国产网站| 日本欧美在线看| 精品剧情在线观看| 国产河南妇女毛片精品久久久| 日韩欧美不卡一区| 精品一区二区成人精品| 精品福利一区二区三区| 国产91精品久久久久久久网曝门| 久久久久9999亚洲精品| 国产suv精品一区二区883| 136国产福利精品导航| 91欧美一区二区| 中文字幕亚洲一区二区av在线| www.色综合.com| 亚洲aⅴ怡春院| 亚洲精品一区二区三区99| 成人手机电影网| 国产精品日韩成人| 欧美日韩亚洲综合在线 欧美亚洲特黄一级 | 日韩三级在线观看| 国内精品伊人久久久久影院对白| 国产欧美日韩中文久久| 色av成人天堂桃色av| 男人的天堂久久精品| 中文字幕日韩欧美一区二区三区| 欧美日韩色综合| 成人免费毛片高清视频| 爽好久久久欧美精品| 久久久国产精品不卡| 欧美精品在线一区二区| 91年精品国产| 高清不卡一区二区| 蜜臀99久久精品久久久久久软件| 中文字幕在线观看不卡| 99re这里只有精品视频首页| 免费精品99久久国产综合精品| 国产精品美女久久久久久久久| 91精品国产乱码久久蜜臀| 色天天综合色天天久久| 国产传媒欧美日韩成人| 免费看欧美女人艹b| 一区二区高清免费观看影视大全 | 欧美xingq一区二区| 色噜噜夜夜夜综合网| www.欧美色图| 高清国产一区二区| 成人av午夜电影| 国产成a人无v码亚洲福利| 国产福利视频一区二区三区| 紧缚捆绑精品一区二区| 丝袜美腿亚洲综合| 午夜精品福利一区二区蜜股av| 亚洲男人的天堂在线观看| 成人免费一区二区三区视频| 日韩一区日韩二区| 亚洲国产精品久久人人爱| 一区二区高清在线| 亚洲第一狼人社区| 国产真实精品久久二三区| 国产精品一区三区| 97久久超碰国产精品电影| 欧美在线三级电影| 精品蜜桃在线看| 久久久午夜精品理论片中文字幕| 久久精品视频免费| 亚洲欧美一区二区三区极速播放| 综合亚洲深深色噜噜狠狠网站| 国产精品二三区| 亚洲国产乱码最新视频 | 久久免费精品国产久精品久久久久 | 免费成人深夜小野草| 经典三级视频一区| 色www精品视频在线观看| 日韩一区二区三区电影在线观看| 久久综合五月天婷婷伊人| 中文字幕一区在线| 国产一区二区视频在线| 欧美三级乱人伦电影| 国产精品午夜久久| 激情久久久久久久久久久久久久久久| 99久久免费精品| 精品播放一区二区| 视频一区视频二区中文| 久久久久国产一区二区三区四区| 一区二区三区视频在线观看| 国产一区二区主播在线| 5566中文字幕一区二区电影 | 国产精品污www在线观看| 青青草精品视频| 欧美日韩高清在线| 图片区小说区国产精品视频| 色综合天天做天天爱| 亚洲国产精品成人久久综合一区| 精品无人码麻豆乱码1区2区 | 亚洲国产精品av| 国产·精品毛片| 国产婷婷色一区二区三区| 狠狠色综合日日| 国产亚洲精品久| 99久久免费精品高清特色大片| 亚洲国产成人自拍| 成人av动漫在线| 亚洲精品国产一区二区精华液| 99国产精品久久久久久久久久| 国产精品丝袜久久久久久app| 99国产精品一区| 亚洲国产乱码最新视频| 欧美男人的天堂一二区| 捆绑紧缚一区二区三区视频| 日韩免费看网站| 99re在线视频这里只有精品| 亚洲一区二区三区四区五区中文| 91精品国产美女浴室洗澡无遮挡| 看片的网站亚洲| 亚洲在线中文字幕| 久久精品欧美日韩| 正在播放一区二区| 不卡视频在线看| 国产自产高清不卡| 亚洲成在人线在线播放| 国产精品免费视频观看| 91免费视频网址| 欧美日韩欧美一区二区| 美女视频黄a大片欧美| 一区二区三区四区中文字幕| 久久日韩精品一区二区五区| 99久久精品久久久久久清纯| 日韩国产一二三区| 亚洲主播在线播放| 亚洲女子a中天字幕| 久久久影院官网| 日韩精品一区在线观看| 欧美高清你懂得| 在线视频一区二区免费| 国产激情精品久久久第一区二区 | 午夜一区二区三区视频| 国产欧美中文在线| 精品对白一区国产伦| 欧美日韩美女一区二区| 免费美女久久99| 婷婷夜色潮精品综合在线| 亚洲人精品一区| 欧美日韩国产一区二区三区地区| 精品亚洲国内自在自线福利| 亚洲专区一二三| 亚洲mv在线观看| 一区二区三区四区蜜桃 | 欧美精品欧美精品系列| 色婷婷精品大视频在线蜜桃视频| 国产精品88av| 色综合久久88色综合天天| 成人免费视频视频| 不卡在线观看av| 欧美三级资源在线| 91福利视频在线| 欧美午夜精品久久久久久孕妇| 国产精品无码永久免费888| 国产精品久久久久影院亚瑟 | 亚洲精品视频免费看| 亚洲天堂精品在线观看| 亚洲日本丝袜连裤袜办公室| 国产精品久久久久久久久搜平片| 欧美影视一区在线| 日韩一二三四区| 久久众筹精品私拍模特| 久久久久亚洲蜜桃| 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 亚洲国产电影在线观看| 亚洲欧洲国产专区| 久久99久久久欧美国产| 国产盗摄一区二区| 欧美裸体一区二区三区| 精品嫩草影院久久| 亚洲日本青草视频在线怡红院|