毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精

嵌入式培訓

嵌入式Linux就業班馬上開課了 詳情點擊這兒

 

上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:4008699035
南京報名熱線:4008699035
武漢報名熱線:027-50767718
成都報名熱線:4008699035
廣州報名熱線:4008699035
西安報名熱線:4008699035

曙海研發與生產請參見網址:
www.shanghai66.cn
全英文授課課程(Training in English)

  首 頁  手機閱讀模式   課程介紹 培訓報名  企業培訓 付款方式  研發&生產  產品展示  關于我們  聯系我們  承接項目開發板商城  講師介紹
嵌入式協處理器--FPGA
FPGA項目實戰系列課程----
嵌入式OS--4G手機操作系統
嵌入式協處理器--DSP
手機/網絡/動漫游戲開發
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機培訓
嵌入式硬件設計
Altium Designer Layout高速硬件設計
嵌入式OS--VxWorks
PowerPC嵌入式系統/編譯器優化
PLC編程/變頻器/數控/人機界面 
開發語言/數據庫/軟硬件測試
3G手機軟件測試、硬件測試
芯片設計/大規模集成電路VLSI
云計算、物聯網
開源操作系統Tiny OS開發
小型機系統管理
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
QQ號  
shuhaipeixun
QQ號  
1299983702
  雙休日、節假日及晚上可致電值班電話:021-51875830 值班手機:15921673576/13918613812

值班QQ:shuhaipeixun

值班網頁在線客服,點擊交談:
 
網頁在線客服

 
曙海產品研發和生產
合作伙伴與授權機構
現代化的多媒體教室
郵件列表
 
曙海動態
曙海成功實施奇瑞汽車單片機開發企業培訓[2011-4-8]
第89期FPGA應用設計高級培訓班圓滿結業
[2011-4-3]
第31期iPhone培訓班圓滿結業
[2011-3-28]
第67期DSP6000系統開發培訓班圓滿結業
[2011-3-25]
 
      Synopsys Formality 培訓班
   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 電路系統的基本概念。

   班級規模及環境--熱線:4008699035 手機:15921673576/13918613812( 微信同號)
       為了保證培訓效果,增加互動環節,我們堅持小班授課,每期報名人數限3到5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
近開課時間(周末班/連續班/晚班)
Synopsys Formality 培訓班:2025年11月17日..合作共贏....實用實戰....實戰培訓....用心服務..........--即將開課--............................
   實驗設備
     ☆資深工程師授課

        ◆外地學員:代理安排食宿(需提前預定)
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        

        專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   曙 海 新 優 惠
       ◆在讀學生憑學生證,可優惠500元。
   .質.量.保.障.

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業機會。 。專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

       Synopsys 軟件培訓班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進一步全面系統地理解IC設計概念與方法。培訓將采用Synopsys公司相關領域的培訓教材,培訓方式以講課和實驗穿插進行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 

節假日、雙休日及晚上可致電值班電話:021-51875830
值班手機:15921673576/13918613812


備案號:滬ICP備08026168號

.(2012年12月17日........,,,...........................................)...............................................................
在線客服
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
8x8x8国产精品| 在线视频你懂得一区二区三区| 国内成人精品2018免费看| 不卡高清视频专区| 91精品国产色综合久久不卡蜜臀| 久久九九国产精品| 天堂一区二区在线免费观看| 成人美女在线观看| 日韩精品一区二区三区四区| 亚洲国产成人91porn| 北岛玲一区二区三区四区| 26uuu久久天堂性欧美| 日韩高清欧美激情| 欧美中文字幕亚洲一区二区va在线| 国产精品三级av在线播放| 国内精品久久久久影院薰衣草| 欧美日韩国产免费一区二区| 亚洲欧洲制服丝袜| 成人午夜av影视| 国产亚洲短视频| 老鸭窝一区二区久久精品| 欧美日韩另类国产亚洲欧美一级| 亚洲激情第一区| 一本色道久久综合狠狠躁的推荐| 国产精品国产精品国产专区不蜜| 岛国av在线一区| 中文字幕av一区二区三区| 国产成人在线视频免费播放| 久久精品一区二区三区不卡牛牛| 韩国成人福利片在线播放| 日韩精品一区二区三区视频在线观看| 日韩在线卡一卡二| 制服丝袜亚洲播放| 蜜臀久久99精品久久久久久9 | 91精品综合久久久久久| 亚洲大片一区二区三区| 欧美色图12p| 亚洲永久免费av| 欧美网站大全在线观看| 亚洲一区在线视频| 欧美日韩一区二区三区四区| 亚洲成人精品影院| 欧美精品在线观看播放| 日韩av中文字幕一区二区| 欧美另类videos死尸| 天堂va蜜桃一区二区三区| 欧美日本韩国一区| 免费看欧美女人艹b| 精品日韩一区二区三区| 国内精品久久久久影院色| 久久久av毛片精品| 色先锋资源久久综合| 国产亚洲欧美日韩在线一区| av资源网一区| 亚洲激情第一区| 欧美日韩国产精品成人| 狠狠色丁香婷综合久久| 亚洲三级电影网站| 欧美大片在线观看一区| 国产一区二区不卡老阿姨| 91麻豆精品91久久久久久清纯 | 亚洲午夜免费电影| 欧美中文字幕亚洲一区二区va在线| 亚洲va欧美va人人爽| 欧美电视剧在线观看完整版| 国产精品主播直播| 国产精品视频第一区| 一本久道久久综合中文字幕| 天堂一区二区在线免费观看| 日韩欧美电影一二三| 国产91精品一区二区麻豆网站 | 亚洲一二三四久久| 欧美久久久影院| 精品一区二区三区久久| 国产欧美视频一区二区三区| 91女人视频在线观看| 午夜精品久久久久久久久久久| 欧美变态口味重另类| 国产91高潮流白浆在线麻豆| 亚洲综合男人的天堂| 日韩一区二区三区视频在线| 国产成人激情av| 一区二区三区产品免费精品久久75| 91精品啪在线观看国产60岁| 国产精品一区二区在线观看网站| 中文字幕在线播放不卡一区| 欧美三级在线看| 国产一区二区在线免费观看| ...xxx性欧美| 欧美一级二级三级蜜桃| 成人黄色大片在线观看| 午夜精品久久久久久不卡8050| 国产亚洲成年网址在线观看| 欧美午夜视频网站| 国产99久久久国产精品潘金网站| 一区二区三区蜜桃网| 久久久亚洲午夜电影| 色又黄又爽网站www久久| 久久99国产精品久久99 | 95精品视频在线| 免费人成精品欧美精品 | 91在线精品一区二区| 午夜精品久久久久久久久| 国产欧美精品区一区二区三区| 欧美三区在线视频| 成人av中文字幕| 蜜桃视频免费观看一区| 亚洲精品老司机| 国产午夜亚洲精品午夜鲁丝片| 欧美精品自拍偷拍| aaa欧美日韩| 国产一区二区在线电影| 亚洲一区二区av电影| 国产精品福利电影一区二区三区四区| 69av一区二区三区| 色香色香欲天天天影视综合网| 久久99精品国产麻豆婷婷洗澡| 亚洲黄色在线视频| 国产人妖乱国产精品人妖| 777午夜精品免费视频| 97se狠狠狠综合亚洲狠狠| 国产河南妇女毛片精品久久久| 日韩经典一区二区| 亚洲一区二区成人在线观看| 国产精品无圣光一区二区| 欧美成人精品福利| 欧美日韩一区二区在线视频| 不卡的电视剧免费网站有什么| 麻豆91免费看| 日韩成人免费在线| 一区2区3区在线看| 国产精品国模大尺度视频| 2020国产精品| 精品久久久三级丝袜| 777亚洲妇女| 欧美久久一区二区| 欧美专区日韩专区| 色婷婷av一区二区三区大白胸 | 久久嫩草精品久久久久| 欧美一区二区三区在线| 欧美亚洲国产bt| 色婷婷精品大视频在线蜜桃视频| 中文字幕一区三区| 成人aa视频在线观看| 日韩午夜精品视频| 亚洲男女一区二区三区| 精品一区二区免费在线观看| www.久久久久久久久| 日韩一区二区麻豆国产| **欧美大码日韩| 国产 日韩 欧美大片| 日韩欧美在线观看一区二区三区| 亚洲精品在线观看网站| 一卡二卡三卡日韩欧美| 亚洲激情av在线| 亚洲欧洲精品一区二区精品久久久 | 国产成人综合视频| 国产成人精品三级麻豆| 狠狠色丁香婷综合久久| 韩国在线一区二区| 精品制服美女久久| 久久99国产精品久久| 久久国内精品自在自线400部| 麻豆精品国产传媒mv男同| 青娱乐精品在线视频| 久久国产精品72免费观看| 日本不卡不码高清免费观看| 免费成人av在线| 六月丁香婷婷久久| 国产精品资源网站| 成人中文字幕合集| 色综合中文综合网| 日韩精品一区二区三区在线观看 | 亚洲国产婷婷综合在线精品| 亚洲最大成人网4388xx| 一级特黄大欧美久久久| 亚洲国产精品久久久男人的天堂| 五月婷婷色综合| 日本aⅴ亚洲精品中文乱码| 久久黄色级2电影| 国产精品自产自拍| 不卡av电影在线播放| 91网上在线视频| 欧美色综合天天久久综合精品| 欧美日韩黄色影视| 日韩欧美国产午夜精品| 久久久久久一二三区| 国产精品久久夜| 亚洲一区视频在线观看视频| 日韩精品乱码av一区二区| 精品一区二区三区免费毛片爱| 国产米奇在线777精品观看| 国产 日韩 欧美大片| 一本一道综合狠狠老| 欧美日韩精品欧美日韩精品一| 日韩欧美一区中文| 国产欧美一区二区精品性色超碰| ...xxx性欧美| 日韩国产欧美在线观看| 狠狠色丁香九九婷婷综合五月|