毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精


曙海教育集團論壇FPGA專區FPGA初中級 → p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa


  共有17781人關注過本帖樹形打印

主題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

美女呀,離線,留言給我吧!
wangxinxin
  1樓 個性首頁 | 博客 | 信息 | 搜索 | 郵箱 | 主頁 | UC


加好友 發短信
等級:青蜂俠 帖子:1393 積分:14038 威望:0 精華:0 注冊:2010-11-12 11:08:23
p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  發帖心情 Post By:2010-12-19 11:38:05

Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem

支持(0中立(0反對(0單帖管理 | 引用 | 回復 回到頂部
總數 35 1 2 3 4 下一頁

返回版面帖子列表

p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa








簽名
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
日韩理论电影院| 日本高清成人免费播放| 成人综合在线视频| 91精品啪在线观看国产60岁| 中文字幕亚洲区| 国产91精品在线观看| 精品免费一区二区三区| 石原莉奈在线亚洲二区| 色综合视频在线观看| 亚洲日本在线a| 91性感美女视频| 欧美高清在线精品一区| 国产999精品久久久久久绿帽| 欧美mv日韩mv国产网站app| 日韩电影在线免费观看| 欧美日韩电影一区| 亚洲成a人片在线观看中文| 一道本成人在线| 一区二区激情小说| 91麻豆精品视频| 亚洲精品久久久蜜桃| 色婷婷综合久久久| 亚洲午夜精品网| 欧美日韩不卡视频| 日韩精品高清不卡| 日韩免费电影一区| 精品一区二区在线观看| 久久日一线二线三线suv| 国产中文字幕精品| 国产拍欧美日韩视频二区 | 色欧美片视频在线观看在线视频| 国产女主播一区| a亚洲天堂av| 一区二区三区免费网站| 欧美三级中文字幕在线观看| 五月天网站亚洲| 日韩无一区二区| 国产精品自在在线| 国产欧美久久久精品影院| 91猫先生在线| 日韩国产高清影视| 久久精品人人爽人人爽| 99久久精品国产精品久久| 亚洲一区二区精品3399| 日韩亚洲国产中文字幕欧美| 国产精品自产自拍| 亚洲色图在线看| 欧美一卡二卡三卡| 丁香激情综合国产| 亚洲成av人**亚洲成av**| 欧美sm极限捆绑bd| 91亚洲精品乱码久久久久久蜜桃 | 日韩精品中文字幕一区二区三区| 国产精品综合av一区二区国产馆| 中文字幕在线观看不卡视频| 欧美日韩三级视频| 国产一区二区三区在线观看精品 | xnxx国产精品| 色噜噜狠狠成人网p站| 另类小说一区二区三区| 国产精品麻豆一区二区 | 欧美国产欧美综合| 欧美人体做爰大胆视频| 国产成人8x视频一区二区| 夜夜揉揉日日人人青青一国产精品| 91精品国产福利| 99精品视频一区二区三区| 毛片av一区二区| 亚洲精品免费电影| 国产日韩精品一区二区三区在线| 精品视频一区二区三区免费| 国产乱人伦偷精品视频不卡| 亚洲精品成人a在线观看| 亚洲精品一线二线三线| 欧美色中文字幕| 成人avav在线| 久久 天天综合| 亚洲国产精品久久人人爱| 国产欧美一区视频| 欧美一级二级在线观看| 91久久一区二区| 国产成人av福利| 人人爽香蕉精品| 亚洲高清中文字幕| 亚洲人精品一区| 国产亚洲一区字幕| 日韩精品中文字幕在线一区| 欧美午夜宅男影院| 99久久精品一区| 豆国产96在线|亚洲| 国内精品在线播放| 久久国产精品99精品国产| 亚洲成精国产精品女| 一区二区三区资源| 亚洲欧美偷拍三级| 亚洲欧洲成人精品av97| 国产精品美女一区二区三区 | 成人免费一区二区三区在线观看| 久久精品亚洲精品国产欧美 | 国产精品伦一区二区三级视频| 2020国产精品| 欧美一二三四区在线| 欧美老人xxxx18| 欧美精品在线视频| 欧美美女一区二区在线观看| 欧美欧美欧美欧美| 欧美日本在线视频| 欧美精品v国产精品v日韩精品| 欧美日韩国产在线观看| 欧美乱妇一区二区三区不卡视频| 欧美日韩一区二区三区在线看| 色婷婷av久久久久久久| 欧美色综合网站| 欧美肥妇bbw| 欧美成人video| 久久久精品中文字幕麻豆发布| 久久亚洲精华国产精华液| 久久久久97国产精华液好用吗 | 丁香啪啪综合成人亚洲小说 | 国产河南妇女毛片精品久久久 | 国产激情一区二区三区| 国产suv精品一区二区6| 成人黄色在线视频| 91丝袜国产在线播放| 欧美亚洲高清一区| 欧美精品 日韩| 久久久亚洲欧洲日产国码αv| 亚洲国产高清在线观看视频| 亚洲伦在线观看| 午夜私人影院久久久久| 日本欧美在线看| 国产一区二区三区黄视频| 成人免费毛片嘿嘿连载视频| 色乱码一区二区三区88| 欧美妇女性影城| 久久综合一区二区| 1024亚洲合集| 日韩精品1区2区3区| 国产老妇另类xxxxx| 91老师片黄在线观看| 日韩亚洲欧美在线观看| 国产精品久久久一本精品 | 91精品国产一区二区三区香蕉| 欧美aⅴ一区二区三区视频| 麻豆精品一区二区三区| 国产一区二区精品久久| 91亚洲精品久久久蜜桃| 91精品国产综合久久精品麻豆| 91网页版在线| 欧美哺乳videos| 日韩高清电影一区| 日本乱码高清不卡字幕| 国产精品久久福利| 丁香婷婷综合激情五月色| 久久综合色综合88| 久久99精品久久久久婷婷| 欧美日韩成人在线一区| 夜夜精品浪潮av一区二区三区| 99国产精品久久久久久久久久| 久久精品男人的天堂| 久久成人免费日本黄色| 日韩欧美国产精品一区| 日日夜夜精品视频免费| 欧美日韩在线播放| 亚洲一区二区影院| 欧美在线|欧美| 一级精品视频在线观看宜春院| 色国产精品一区在线观看| 亚洲另类中文字| 91国产视频在线观看| 亚洲精品网站在线观看| 99久久99久久精品免费观看| 一区在线播放视频| 91在线免费看| 一区二区视频在线| 在线国产电影不卡| 亚洲国产精品一区二区久久| 欧美日韩日日摸| 日日夜夜免费精品| 日韩一区和二区| 久久精品国产99国产| 国产亚洲精品7777| 99热国产精品| 亚洲国产视频一区| 91精品国产美女浴室洗澡无遮挡| 美腿丝袜亚洲色图| 精品国产一区二区精华| 国产黄色91视频| 国产精品视频免费| 在线观看视频一区二区欧美日韩| 一区二区三区高清在线| 欧美精品九九99久久| 男女性色大片免费观看一区二区| 精品国产91九色蝌蚪| www.亚洲人| 午夜日韩在线电影| 欧美v日韩v国产v| 成人一区二区三区视频在线观看| 亚洲色图清纯唯美| 欧美一区二区黄色|