毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精


曙海教育集團論壇FPGA專區(qū)FPGA初中級 → p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa


  共有17780人關(guān)注過本帖樹形打印

主題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

美女呀,離線,留言給我吧!
wangxinxin
  1樓 個性首頁 | 博客 | 信息 | 搜索 | 郵箱 | 主頁 | UC


加好友 發(fā)短信
等級:青蜂俠 帖子:1393 積分:14038 威望:0 精華:0 注冊:2010-11-12 11:08:23
p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  發(fā)帖心情 Post By:2010-12-19 11:38:05

Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem

支持(0中立(0反對(0單帖管理 | 引用 | 回復(fù) 回到頂部
總數(shù) 35 1 2 3 4 下一頁

返回版面帖子列表

p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa








簽名
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
日韩理论片一区二区| 国产成人在线影院| 日本韩国一区二区三区| 免费观看在线色综合| 综合激情网...| 精品国免费一区二区三区| 一本一道综合狠狠老| 国产精品18久久久久久vr| 亚洲香肠在线观看| 亚洲乱码国产乱码精品精可以看| 久久久久久久久久久黄色| 欧美高清你懂得| 在线观看91视频| 成人成人成人在线视频| 精品无人码麻豆乱码1区2区 | 中文字幕一区在线观看| 久久综合色之久久综合| 日韩欧美视频在线| 日韩一区二区三区在线观看| 欧美视频中文字幕| 欧美日韩一级大片网址| 欧美三级在线视频| 欧美日韩激情在线| 欧美三电影在线| 欧美日本在线播放| 欧美电影一区二区三区| 91麻豆精品91久久久久同性| 欧美三区在线观看| 91精品国产综合久久香蕉麻豆| 欧美日本国产视频| 91精品国产综合久久小美女| 欧美成人性战久久| 国产欧美日韩中文久久| 国产精品久久久久久久久搜平片| ㊣最新国产の精品bt伙计久久| 亚洲丝袜另类动漫二区| 亚洲一区视频在线观看视频| 久草精品在线观看| 毛片av中文字幕一区二区| 美女精品一区二区| 国产suv精品一区二区三区| 99综合电影在线视频| 在线观看国产91| 日韩视频在线一区二区| 国产日产欧美一区二区视频| 国产精品美女久久久久aⅴ国产馆| 亚洲色图在线看| 日本视频在线一区| 国产91精品欧美| 一本到一区二区三区| 日韩欧美综合一区| 国产精品伦理一区二区| 午夜伊人狠狠久久| 国产精品综合视频| 欧美少妇bbb| 久久精品在线观看| 亚洲第一福利一区| 成人精品视频一区二区三区| 欧美私模裸体表演在线观看| 亚洲精品一区二区三区99| 亚洲综合色噜噜狠狠| 看片网站欧美日韩| 一本大道av一区二区在线播放| 欧美日韩国产成人在线免费| 国产无一区二区| 亚洲成av人片在线| 成人一区二区在线观看| 欧美在线观看18| 久久久不卡网国产精品二区| 一区二区三区四区五区视频在线观看| 麻豆精品一二三| 欧美制服丝袜第一页| 国产日本欧洲亚洲| 美女久久久精品| 欧美日韩精品欧美日韩精品一 | 9191精品国产综合久久久久久| 国产欧美一区二区精品性| 首页国产丝袜综合| 91女厕偷拍女厕偷拍高清| 久久女同性恋中文字幕| 捆绑调教美女网站视频一区| 欧美在线观看你懂的| 亚洲国产精品成人综合色在线婷婷| 日本伊人色综合网| 在线观看日韩国产| 日韩美女精品在线| 99精品久久久久久| 国产区在线观看成人精品| 麻豆91小视频| 9191精品国产综合久久久久久| 亚洲综合丝袜美腿| jlzzjlzz亚洲女人18| 欧美国产亚洲另类动漫| 国产电影一区在线| 亚洲一区二区在线免费看| 国产成人精品在线看| 精品三级在线看| 麻豆精品久久精品色综合| 欧美高清视频www夜色资源网| 亚洲综合一二三区| 欧美自拍偷拍一区| 亚洲一区二区三区视频在线| 欧洲精品在线观看| 午夜激情一区二区| 91精品啪在线观看国产60岁| 日韩高清欧美激情| 欧美一区二区视频在线观看2020| 午夜精品123| 51久久夜色精品国产麻豆| 亚洲成va人在线观看| 欧美日韩一区二区欧美激情| 亚洲综合在线免费观看| 欧美天天综合网| 天天色综合天天| 欧美一区二区三区视频免费播放| 日本成人在线一区| 久久综合九色欧美综合狠狠| 高清在线不卡av| 亚洲日本va午夜在线影院| 欧美视频一区在线| 日韩二区三区在线观看| 亚洲精品一区二区三区99 | 91丝袜美女网| 亚洲综合激情网| 日韩一卡二卡三卡四卡| 国产专区综合网| 亚洲人成亚洲人成在线观看图片 | 色综合久久中文综合久久牛| 亚洲h精品动漫在线观看| 3d成人h动漫网站入口| 国产精品18久久久| 一区二区三区精品视频在线| 欧美日韩高清一区| 国产精品一品视频| 亚洲精品国产无天堂网2021| 欧美日韩成人激情| 国产精品一级在线| 亚洲成人免费视频| 国产日韩亚洲欧美综合| 欧美色图免费看| 国产成人一区在线| 亚洲不卡一区二区三区| 久久精品网站免费观看| 色视频欧美一区二区三区| 极品尤物av久久免费看| 一区二区不卡在线视频 午夜欧美不卡在| 欧美一区二区三区白人| 91香蕉视频在线| 国产精品自拍一区| 五月天久久比比资源色| 中文字幕一区二区视频| 欧美不卡在线视频| 精品视频全国免费看| 不卡的电影网站| 黑人巨大精品欧美黑白配亚洲| 日韩电影免费在线看| 日韩伦理免费电影| 国产亚洲欧美日韩俺去了| 欧美日韩一区在线| 99久久国产综合精品女不卡| 久久69国产一区二区蜜臀| 亚洲成人精品一区| 亚洲免费三区一区二区| 中日韩av电影| 久久久久久久久97黄色工厂| 欧美挠脚心视频网站| 91在线国产观看| 国产伦精品一区二区三区免费迷| 五月开心婷婷久久| 亚洲综合色在线| 亚洲黄色小说网站| 自拍偷拍亚洲欧美日韩| 国产精品不卡在线| 中文字幕国产一区| 国产蜜臀av在线一区二区三区| 欧美成人午夜电影| 欧美mv和日韩mv国产网站| 日韩欧美一二区| 欧美sm极限捆绑bd| 337p亚洲精品色噜噜噜| 欧美久久一区二区| 在线成人午夜影院| 91精品国产一区二区三区| 在线观看国产一区二区| 欧美猛男gaygay网站| 欧美日韩视频专区在线播放| 欧美偷拍一区二区| 欧美日韩激情在线| 91精品国产91久久久久久一区二区 | 欧美精品在线一区二区三区| 欧美日韩一级片在线观看| 欧美私人免费视频| 日韩一区和二区| 26uuu另类欧美亚洲曰本| 久久久久国产成人精品亚洲午夜| 日本一区二区三区在线不卡| 欧美激情资源网| 亚洲老妇xxxxxx| 三级久久三级久久| 国产一区二区三区在线观看免费|