毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精


曙海教育集團(tuán)論壇FPGA專區(qū)FPGA初中級(jí) → p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa


  共有17777人關(guān)注過本帖樹形打印

主題:p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa

美女呀,離線,留言給我吧!
wangxinxin
  1樓 個(gè)性首頁 | 博客 | 信息 | 搜索 | 郵箱 | 主頁 | UC


加好友 發(fā)短信
等級(jí):青蜂俠 帖子:1393 積分:14038 威望:0 精華:0 注冊(cè):2010-11-12 11:08:23
p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  發(fā)帖心情 Post By:2010-12-19 11:38:05

Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \30px \use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray's long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\Design  <P style=\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個(gè) embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem

支持(0中立(0反對(duì)(0單帖管理 | 引用 | 回復(fù) 回到頂部
總數(shù) 35 1 2 3 4 下一頁

返回版面帖子列表

p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa








簽名
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
亚洲日本韩国一区| 亚洲国产裸拍裸体视频在线观看乱了| 99久久国产综合精品女不卡| 99久久精品国产导航| 欧美性猛交一区二区三区精品| 欧美视频自拍偷拍| 91精品国产乱码久久蜜臀| 26uuu国产在线精品一区二区| 国产三级久久久| 亚洲自拍偷拍图区| 激情久久久久久久久久久久久久久久| 国产一区在线精品| 色婷婷亚洲精品| 欧美电视剧在线看免费| 国产精品国产三级国产三级人妇| 亚洲影院免费观看| 国模少妇一区二区三区| 色哟哟一区二区| 日韩一级黄色大片| 亚洲人快播电影网| 日韩国产一区二| 成人综合激情网| 欧美一区三区四区| 亚洲免费高清视频在线| 蜜桃视频第一区免费观看| 成人成人成人在线视频| 4438成人网| 国产精品传媒视频| 久久99国内精品| 欧美日韩国产三级| 亚洲色图欧洲色图婷婷| 老司机精品视频一区二区三区| 成年人网站91| 精品欧美一区二区三区精品久久| 亚洲少妇最新在线视频| 国产精品一区二区你懂的| 欧美精品九九99久久| 中文字幕日本不卡| 国产夫妻精品视频| 精品蜜桃在线看| 日韩va欧美va亚洲va久久| 91福利在线导航| 亚洲日本va在线观看| 成人免费视频免费观看| 欧美成人三级电影在线| 免费观看91视频大全| 欧美亚洲高清一区二区三区不卡| 亚洲国产成人一区二区三区| 国产在线麻豆精品观看| 欧美一级在线视频| 日本一道高清亚洲日美韩| 欧美亚州韩日在线看免费版国语版| 国产精品你懂的在线欣赏| 国产精品亚洲专一区二区三区| 欧美一区二区三区小说| 三级久久三级久久| 欧美日韩国产成人在线免费| 亚洲一线二线三线久久久| 99re成人在线| 亚洲欧美日韩国产另类专区| 99久久99精品久久久久久 | 欧美三级视频在线| 一区二区视频免费在线观看| 色诱亚洲精品久久久久久| 一区二区三区高清| 欧美日韩精品是欧美日韩精品| 自拍偷拍亚洲综合| 91麻豆精品在线观看| 亚洲综合一区二区三区| 欧美日韩一区二区三区四区五区| 一区二区三国产精华液| 欧美日韩一区二区三区四区五区| 亚洲成人你懂的| 日韩视频在线你懂得| 国内精品久久久久影院一蜜桃| 久久综合色天天久久综合图片| 国产激情偷乱视频一区二区三区 | 天堂av在线一区| 日韩欧美一区二区不卡| 国产主播一区二区| 国产精品久久久久一区| 欧美视频三区在线播放| 免费观看久久久4p| 国产日韩高清在线| 在线观看日韩电影| 久久精品99国产精品| 欧美激情在线观看视频免费| 91免费版pro下载短视频| 日韩在线一二三区| 久久亚洲精精品中文字幕早川悠里| 高清国产一区二区| 一区二区高清免费观看影视大全 | 国产精品白丝jk白祙喷水网站| 国产精品成人免费在线| 欧美精品在线观看播放| 国产成人亚洲综合色影视| 亚洲精品一二三四区| 欧美xxxxx裸体时装秀| 99国产精品国产精品久久| 日韩经典一区二区| 国产精品色一区二区三区| 欧美视频中文字幕| 国产91在线观看丝袜| 亚洲成人激情社区| 国产精品国产成人国产三级| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 免费一级片91| 日韩久久一区二区| 精品成人一区二区三区| 在线视频国内自拍亚洲视频| 精品写真视频在线观看| 一级日本不卡的影视| 久久久精品综合| 欧美日韩国产一级二级| 成人h版在线观看| 久久国产综合精品| 亚洲高清一区二区三区| 中文幕一区二区三区久久蜜桃| 欧美视频精品在线观看| 成人免费av在线| 精品在线亚洲视频| 亚洲图片欧美色图| 亚洲欧美综合另类在线卡通| 精品国产乱码久久久久久夜甘婷婷 | 视频一区欧美精品| 亚洲日韩欧美一区二区在线| 久久夜色精品国产噜噜av | 国产精品另类一区| 日韩久久精品一区| 91精品国产aⅴ一区二区| 欧美综合视频在线观看| 99视频有精品| 国产高清在线观看免费不卡| 喷水一区二区三区| 全国精品久久少妇| 午夜视频一区二区| 亚洲午夜久久久久中文字幕久| 国产精品嫩草影院com| 欧美国产视频在线| 久久免费的精品国产v∧| 精品国产91乱码一区二区三区| 欧美精品三级在线观看| 欧美精品久久久久久久多人混战| 欧美在线免费视屏| 欧美性受xxxx| 欧美日韩久久一区| 精品视频一区三区九区| 欧美伊人精品成人久久综合97| 色综合久久88色综合天天6| 97久久久精品综合88久久| 99久久er热在这里只有精品66| 成人a区在线观看| 色综合天天性综合| 91成人免费网站| 欧洲精品中文字幕| 欧美日韩国产免费| 日韩精品一区二区三区在线| 日韩一区二区不卡| 久久久久一区二区三区四区| 国产日韩欧美激情| 自拍偷拍亚洲综合| 亚洲国产日韩精品| 偷偷要91色婷婷| 韩国三级电影一区二区| 国产电影一区二区三区| 99在线热播精品免费| 色老头久久综合| 欧美剧情电影在线观看完整版免费励志电影 | 91精品国产综合久久蜜臀| 日韩欧美激情四射| 欧美激情一区二区三区四区 | 久久久久亚洲蜜桃| 国产精品不卡一区二区三区| 亚洲狠狠丁香婷婷综合久久久| 亚洲成人777| 久久国产成人午夜av影院| 国产成人精品一区二区三区四区| av电影在线观看不卡| 欧美喷水一区二区| 久久久午夜精品| 国产精品久久夜| 午夜精品福利在线| 国产成人午夜精品影院观看视频| 91偷拍与自偷拍精品| 欧美日韩精品免费| 久久久久久电影| 亚洲一二三级电影| 国产精品一区二区在线观看网站| 91视频免费播放| 欧美xxxxx裸体时装秀| 亚洲欧美一区二区三区极速播放| 亚洲成a人v欧美综合天堂下载| 国内精品视频一区二区三区八戒| 91丨porny丨中文| 国产亚洲一二三区| 午夜视频在线观看一区二区三区| 国产精品亚洲第一区在线暖暖韩国| 91成人在线免费观看| 国产日产精品一区| 视频一区在线播放|