毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精

以文本方式查看主題

-  曙海教育集團論壇  (http://www.scb-ycwb.com/bbs/index.asp)
--  FPGA初中級  (http://www.scb-ycwb.com/bbs/list.asp?boardid=25)
----  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa  (http://www.scb-ycwb.com/bbs/dispbbs.asp?boardid=25&id=2769)

--  作者:wangxinxin
--  發布時間:2010-12-19 11:38:05
--  p90x on sale FPGA-based nuclear physics experiments scaler Design and Implementa
Abstract:  describes the use of modern EDA design tools commonly used in nuclear physics experiment instruments - scaler principle and method. The calibration of new devices on the system using FPGA technology to integrate large quantities of the circuit, combined with AT89C51 microcontroller to control and treatment, and increase the data storage function and RS232 interface, to achieve and PC computer communication, for data processing. This paper presents the design details of the new scaler detailed schematic and FPGA design.   Keywords:  GM counter scaler Field Programmable Gate Array (FPGA)  <P style = \\30px \\use high voltage power supply and scaler, and currently available equipment is commonly used discrete components, has serious aging, high pressure and extremely unstable, is also more difficult to maintain; the other hand, apparent lack of many common features, so students The experimental course difficult to maintain. To this end we propose a new design: the structural design using EDA, give full play to FPGA (Field Programmable Gate Array) technology, integrated features and discard the original number of transistor circuits, the system successfully carried out a large number of processing circuits simplification and intensive, improve equipment reliability and stability, conducive to the circuit testing and maintenance. Improve the program from the calibration device is not only the original sound of the Gong Neng, also added Shuojucunchu, RS232 interface, Deng function, can easily communicate with the PC machine Jie Kou, data processing, image Xianshi He Dayin so.   β  Ray Bell type and is mainly used for detecting  γ  Ray\'s long cylindrical. One bell-type  β  counter operating voltage 1000 V (V) around cylindrical operating voltage close to 1000 V (volts).  <P style=\\C, sent by pre-amplifier scaler count, shown in Figure 1. As the count after the termination of the discharge pipe will form a continuous discharge phenomenon, the Xian right count tube extremely Youhai, Gu Zeng Jia a Faxian count when suddenly, the Ying immediately Jiangdigaoya. Improved scaler will control high-voltage source, its voltage decreases. These improvements. Can be avoided before the experiment appears counter corruption problems.    GM counter through the input of negative pulse shaping circuit for shaping, amplification processing, generate standard TTL signal, measured by the counting circuit count. Time gating circuit control pulse width count, sub-6 file: × 10 -3, × 10 -2, × 10 -1, × 10 0, × 10 1, × 10 2. Time profile of 4 multiplying choices: × 1, × 2,p90x on sale, × 4,MAC Cosmetics Wholesale, × 8. Such conduct is a set of measurement data generated can be used to describe the laws of ray particles.  <P style=\\At the same time according to need, select the part of the measurement data (including the count data and the corresponding pressure value) stored in RAM, then the selected data in RAM, sent through the RS232 serial port to the PC, after appropriate processing software drawings, and the corresponding experimental data processing. In order to make the system more integrated, a specific pulse width when the door control, counting measurement circuit, address decoding and data latches, bus drivers and other circuits integrated into a FLEX10K the FPGA. Figure 3 details circuit block diagram for the system.  <P style=\\Design  <P style=\\FPGA logic to achieve the following main functions: regular pulse gating, counting measure, address latch, decoder, bus drivers and expansion as well as digital display control functions. Top-level structure of the logic function shown in Figure 4. Select Altera FPGA device company FLEX10K10 series EPF10K10LC84-4 chip. The chip has 10,000 equivalent logic gates, with 572 logic cells (LEs), 72 logic array blocks (LABs), 3 個 embedded array block (EAB s), and has 720 on-chip registers can be In the off condition of internal resources to achieve 6144 bit on-chip memory; internal modules using high-speed, latency and predictable fast-track connection; logical unit between the high-speed, high fan-out of the cascade chain and fast carry chain; film There is also tri-state network and the six global clock, four global clear signal, and a wealth of I / O resources; each I / O pins can be selected for the tri-state control or open-collector output can be programmed to control each I / O pins of the speed and I / O register usage.  <P style=\\The software is a set of design entry, compilation, simulation and programming as one of the super-integrated environment; to provide an automatic logic synthesis tools, can be multiple logical level description of a comprehensive senior design, optimization, greatly reducing compile time, speed the FPGA design and development process. MAX + PLUS II supports a variety of HDL input options, including VHDL, Verilog HDL and ALTERA the hardware description language AHDL; provide a rich library unit calls for designers, including all 74 series logic devices and a variety of special macros unit (macrofunction), and the giant new parameterized unit (magafunction).   FPGA design has four basic stages: design entry, design build, design verification,p90x on sale, and device programming. First of all, the logic function generated according to the system top-level structure diagram, shown in Figure 4. Then divided into several small modules of a design under. This top-down analysis of the logic function, design build from the ground, each one is to test and verify. When the last top-level module in the wave simulation logic functions satisfy the system timing requirements, the device can be programmed.  <P style=\\SRAM cell must be loaded in the device configuration data after power up and configuration is completed, its memory and I / O pins must be the beginning of. After initialization, the device into the user mode, start the system running. For FLEX10K devices, Altera offers four kinds of configurations: EPC1 (or EPC1441) EPPOM configure, passive serial, passive parallel synchronous method, passive parallel asynchronous method. Configure the device, we first use the passive serial method (passive serial). This way is by downloading the cable to the device configuration, suitable for debugging stage. When the system is complete, use EPPOM way to configure the device. This solidified the data in the EPROM on the system configuration when the power of the FPGA chips, EPROM chips which use EPC1441.  <P style=\\latch, decoder, bus drivers, expansion module that three major modules. Pulse counting and timing module in which control module is used to achieve a count of the number of input pulse measurement; address latch, decoder, bus drivers and expand this part of the module, the main achievement of the time sharing of data transmission in the bus. The data bus includes pulse counting data and high-voltage power supply module data, and from the MCU data bus D0 ~ D7 digital display with the data. This module addresses decoding part, to provide chip select signal latch unit. Figure 5 shows the FPGA top-level circuit.   Specific design, taking into account the count pulse width of 0.1 ~ 100  μs , the maximum count rate of 2MHz,insanity workout, the median count of 7 bit,MAC Cosmetics Wholesale, so the design of the pulse good number of modules equivalent to a 7-bit of BCD plus counter; the timing control module is equivalent to a 7 in the BCD by counter. Preset by the initial value of the counter by the timer select switch control to control the number of times. CLR signal to \\This part of the design by calling the provided MAX + PLUS II AHDL language library functions combined with a graphical input to complete. Address decoding, latched, the bus driver module mainly by D flip-flops and I / O interface design is made. As the data transmission using the bidirectional input / output ports, but the Altera chip pin port can not be used directly, and needs a three-state logic gates, therefore, bus interface part is that two kinds of function prototypes (three-state door and two-way port) for composite design.  <P style=\\stringent design verification before continuing on a layer of design. Here the main use of the TIMER MAX PLUS II waveform simulation, to verify the functions of the modules to determine whether to meet the requirements of its timing. If the timing slightly wrong, or even just a small glitch, we must immediately change the input design. Thus, only the high precision design, the system becomes stable work. When the end of each module in sequential logic functions to meet the demand on the design to be completed. Figure 6 for the FPGA in <DIV class=\\  More articles related to topics:

  
   tory burch shoes Quasi-dynamic high-fidelity real-time image capture and compres
  
   MAC Cosmetics Cheap PE3293 high-performance PLL and its application _ of Chemist
  
   p90x discount Heat Energy Meter Based on PIC Microcontroller Development of Chem
毛片网站在线看_天堂俺去俺来也www久久婷婷_日韩av免费网站_18性欧美xxxⅹ性满足_一区二区三区韩国免费中文网站 _性xx色xx综合久久久xx_999亚洲国产精
久久久久国产精品麻豆ai换脸 | 中文字幕一区二区视频| 国产日韩欧美激情| 国产亚洲成年网址在线观看| 国产精品国产自产拍高清av王其 | 欧美日韩aaaaaa| 欧美一区二区免费视频| 精品少妇一区二区三区在线视频| 国产无遮挡一区二区三区毛片日本| 国产精品婷婷午夜在线观看| 亚洲高清免费观看 | 一本色道亚洲精品aⅴ| 欧美少妇性性性| 精品国产免费人成在线观看| 日韩理论在线观看| 蜜臀久久久99精品久久久久久| 成人性色生活片免费看爆迷你毛片| 久久美女艺术照精彩视频福利播放| 久久久久久久久久久久久夜| 亚洲欧美国产77777| 日本亚洲视频在线| 色综合天天视频在线观看| 日韩欧美中文字幕一区| 亚洲日本va午夜在线电影| 奇米888四色在线精品| 成人午夜免费电影| 欧美裸体bbwbbwbbw| 国产精品久久久久久久第一福利| 成人午夜看片网址| 欧美一区二区福利在线| 日韩美女精品在线| 国内久久婷婷综合| 欧美久久久久久蜜桃| 国产精品福利在线播放| 激情图片小说一区| 欧美群妇大交群中文字幕| 亚洲视频在线观看三级| 国产美女在线精品| 日韩欧美一级片| 亚洲一区二区中文在线| av在线不卡网| 2020日本不卡一区二区视频| 日韩激情中文字幕| 欧美日韩一区二区三区免费看| 中文一区二区完整视频在线观看 | 亚洲欧美另类久久久精品| 激情伊人五月天久久综合| 欧美视频三区在线播放| 亚洲欧美日韩国产手机在线| 国产精品69毛片高清亚洲| 欧美精品一级二级三级| 亚洲图片欧美一区| 色久优优欧美色久优优| 亚洲欧美日韩电影| 99久久婷婷国产综合精品| 久久久欧美精品sm网站| 国产在线视频一区二区| 精品日韩欧美在线| 精久久久久久久久久久| 日韩视频一区在线观看| 麻豆精品视频在线| 精品福利一区二区三区 | 亚洲制服丝袜在线| 色视频欧美一区二区三区| 一区在线观看免费| 色呦呦网站一区| 一区二区久久久久| 欧美视频一区二区三区| 婷婷激情综合网| 在线成人av网站| 奇米亚洲午夜久久精品| 精品国产三级电影在线观看| 国产麻豆精品在线| 国产精品乱码人人做人人爱| 国产高清在线观看免费不卡| 国产日韩欧美精品在线| 91在线观看下载| 亚洲综合视频网| 91精品国产手机| 国产成人免费视| 亚洲精品国产品国语在线app| 欧美综合一区二区三区| 日韩精品乱码免费| 精品sm在线观看| 99久久精品免费看| 日精品一区二区| 久久综合色8888| 成人久久久精品乱码一区二区三区 | 国产成人午夜高潮毛片| **欧美大码日韩| 欧美日韩一区国产| 国产尤物一区二区| 亚洲欧美激情在线| 91精品国产福利在线观看| 国产成人精品亚洲日本在线桃色| 国产精品乱码一区二三区小蝌蚪| 欧美在线免费观看亚洲| 国产在线看一区| 亚洲国产欧美日韩另类综合 | 亚洲免费视频成人| 欧美本精品男人aⅴ天堂| 国产成人免费视频精品含羞草妖精| 亚洲免费观看视频| 精品人伦一区二区色婷婷| 高清av一区二区| 日本成人超碰在线观看| 国产精品视频一二| 欧美福利一区二区| 成人午夜精品在线| 日本成人在线视频网站| 自拍偷拍欧美激情| 日韩欧美美女一区二区三区| 不卡视频在线看| 精品一区二区久久| 亚洲一区在线观看免费观看电影高清 | 在线一区二区三区四区| 国产乱码精品一区二区三区忘忧草 | 亚洲成人777| 欧美高清在线精品一区| 这里只有精品电影| 91成人免费在线视频| 国产成人一级电影| 久久99久久久久久久久久久| 夜夜嗨av一区二区三区| 国产精品乱人伦中文| 精品久久99ma| 91精品欧美一区二区三区综合在| 一本一道波多野结衣一区二区| 岛国精品在线观看| 国产精品系列在线播放| 狠狠色狠狠色综合日日91app| 日韩国产欧美一区二区三区| 亚洲精品第1页| 成人欧美一区二区三区小说 | 911精品国产一区二区在线| 一本大道综合伊人精品热热| 国产91精品一区二区麻豆亚洲| 久久电影国产免费久久电影| 奇米影视一区二区三区小说| 亚洲777理论| 五月天视频一区| 亚洲444eee在线观看| 亚洲精品国产a久久久久久| 国产精品亲子伦对白| 中文字幕第一区| 日本一区二区动态图| 国产日产欧美一区二区视频| 久久久久久久久久久久久夜| 久久久久久久久久久久久女国产乱 | 91视视频在线观看入口直接观看www | 亚洲午夜久久久久久久久久久| 亚洲欧美日韩系列| 亚洲色图清纯唯美| 国产精品久久久久永久免费观看| 中国av一区二区三区| 亚洲国产精品二十页| 国产精品福利一区二区| 亚洲欧美日韩精品久久久久| 亚洲裸体xxx| 亚洲一区二区三区视频在线播放 | 国产成人在线视频网址| 成人性生交大片免费看中文 | 婷婷夜色潮精品综合在线| 午夜久久久久久久久| 天天色综合天天| 免费久久99精品国产| 激情伊人五月天久久综合| 国产高清久久久| www.日韩av| 欧美日韩在线播放| 欧美xingq一区二区| 中文字幕 久热精品 视频在线| 1024成人网| 日韩av午夜在线观看| 久久国产福利国产秒拍| 懂色av中文一区二区三区 | 久久久久久日产精品| 亚洲丝袜美腿综合| 日韩激情一二三区| 欧美在线观看视频一区二区三区| 欧美精品久久一区二区三区| 日韩美女一区二区三区四区| 亚洲欧洲www| 日韩高清在线观看| 国产99精品国产| 欧美喷潮久久久xxxxx| 国产欧美一区二区精品性色超碰| 亚洲六月丁香色婷婷综合久久 | 一区二区三区**美女毛片| 激情av综合网| 在线免费观看日本一区| www激情久久| 亚洲自拍与偷拍| 国产一区二区精品在线观看| 91传媒视频在线播放| 国产日韩欧美高清| 日本中文字幕一区二区有限公司| 不卡一区中文字幕| 亚洲精品一区二区三区四区高清| 亚洲女性喷水在线观看一区|